...
首页> 外文期刊>IEEE Solid-State Circuits Letters >An Adaptive-Resolution Quasi-Level-Crossing-Sampling ADC Based on Residue Quantization in 28-nm CMOS
【24h】

An Adaptive-Resolution Quasi-Level-Crossing-Sampling ADC Based on Residue Quantization in 28-nm CMOS

机译:基于28-NM CMOS中的残留量化的自适应分辨率准分流adc

获取原文
获取原文并翻译 | 示例

摘要

We present a digitally intensive adaptive-resolution (AR) quasi-level-crossing-sampling (quasi-LCS) analog-to-digital converter (ADC) for Internet-of-Things wireless networks, where the power consumed in data transmission, processing, and storage can be significantly reduced by minimizing the ADC's gross output bit-rate. The AR quasiLCS ADC is implemented as a delta-modulator and adopts a 4-bit asynchronous SAR ADC to quantize the residue voltage signal, thus allowing a straightforward implementation of LCS and AR algorithms in the digital domain, as well as yielding a digital-friendly architecture. Fabricated in 28-nm CMOS, this ADC achieves an SNDR of 53dB over 1.42 MHz signal bandwidth while consuming 205 μW and an active area of 0.0126 mm 2 .
机译:我们为物联网无线网络提供了一种数字强化自适应 - 分辨率(AR)准级交叉采样(ADC)模数转换器(ADC),其中数据传输中的功耗,处理通过最小化ADC的总输出比特率,可以显着降低存储。 AR Quasilcs ADC被实现为Δ调制器,采用4位异步SAR ADC来量化残留电压信号,从而允许在数字域中的LCS和AR算法的直接实现,以及产生数字友好的建筑学。该ADC在28-NM CMOS中制造,该ADC以超过1.42MHz的信号带宽实现了53dB的SNDR,同时消耗205μW和0.0126 mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号