首页> 外文会议>IEEE International Symposium on Circuits and Systems >Bulk-Input VCO-Based Sigma-Delta ADCs with Enhanced Linearity in 28-nm FD-SOI CMOS
【24h】

Bulk-Input VCO-Based Sigma-Delta ADCs with Enhanced Linearity in 28-nm FD-SOI CMOS

机译:在28nm FD-SOI CMOS中具有增强的线性度的基于批量输入VCO的Sigma-Delta ADC

获取原文

摘要

This paper investigates the use of the transistor threshold-voltage tuning feature available in 28-nm Fully Depleted Silicon on Insulator (FD-SOI) CMOS technology in order to improve the performance of Voltage-Controlled Oscillators (VCOs) with application in Analog-to-Digital Converters (ADCs). Circuit techniques that exploit the benefits of the enhanced body-effect biasing tunnability are applied to the proposed VCO in order to improve its linearity, frequency range and robustness to technology-process variations with respect to conventional ring oscillators. The proposed circuit is applied to the design of a second-order ΣΔ ADC clocked at a configurable rate of 1-to-2 GHz. The ADC uses a multi-phase VCO-based front-end integrator as the only analog circuit, while the rest of its building blocks are digital circuits. Transistor-level simulations show that the presented techniques improve the linearity with respect to conventional VCO-based ΣΔMs, featuring 10-bit effective resolution within a 10-MHz signal bandwidth, with an estimated power consumption of 230μW.
机译:本文研究了28nm绝缘体上完全耗尽硅(FD-SOI)CMOS技术中可用的晶体管阈值电压调整功能的使用,以改善压控振荡器(VCO)的性能,并将其应用于模数转换器。 -数字转换器(ADC)。利用改进的体效应偏置可调性的好处的电路技术被应用于提出的VCO,以改善其线性度,频率范围和相对于传统环形振荡器的工艺变化的鲁棒性。所提出的电路被应用于以1至2 GHz的可配置速率计时的二阶ΣΔADC的设计。 ADC使用基于多相VCO的前端积分器作为唯一的模拟电路,而其其余构建模块是数字电路。晶体管级仿真表明,相对于传统的基于VCO的ΣΔM,所提出的技术提高了线性度,在10MHz信号带宽内具有10位有效分辨率,估计功耗为230μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号