...
首页> 外文期刊>MATEC Web of Conferences >Gate Engineering in SOI LDMOS for Device Reliability
【24h】

Gate Engineering in SOI LDMOS for Device Reliability

机译:SOI LDMOS中的栅极工程以提高设备可靠性

获取原文
           

摘要

A linearly graded doping drift region with step gate structure, used for improvement of reduced surface field (RESURF) SOI LDMOS transistor performance has been simulated with 0.35µm technology in this paper. The proposed device has one poly gate and double metal gate arranged in a stepped manner, from channel to drift region. The first gate uses n+ poly (near source) where as other two gates of aluminium. The first gate with thin gate oxide has good control over the channel charge. The third gate with thick gate oxide at drift region reduce gate to drain capacitance. The arrangement of second and third gates in a stepped manner in drift region spreads the electric field uniformly. Using two dimensional device simulations, the proposed SOI LDMOS is compared with conventional structure and the extended metal structure. We demonstrate that the proposed device exhibits significant enhancement in linearity, breakdown voltage, on-resistance and HCI. Double metal gate reduces the impact ionization area which helps to improve the Hot Carrier Injection effect..
机译:本文采用0.35μm技术对具有阶梯栅结构的线性渐变掺杂漂移区进行了仿真,以改善表面场减小(RESURF)SOI LDMOS晶体管的性能。所提出的器件具有从沟道到漂移区以步进方式布置的一个多晶硅栅极和双金属栅极。第一个栅极使用n +多晶硅(靠近源极),其中铝作为其他两个栅极。具有薄栅极氧化物的第一栅极具有对沟道电荷的良好控制。在漂移区具有厚栅极氧化物的第三栅极减小了栅极至漏极的电容。第二栅和第三栅在漂移区中的阶梯状布置使电场均匀地扩散。使用二维器件仿真,将拟议的SOI LDMOS与常规结构和扩展金属结构进行比较。我们证明了所提出的器件在线性,击穿电压,导通电阻和HCI方面均具有显着提高。双金属浇口减少了碰撞电离区域,有助于改善热载流子注入效果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号