...
首页> 外文期刊>International Journal of Engineering Research and Applications >An Efficient Fault Tolerance System Design for Cmos/Nanodevice Digital Memories
【24h】

An Efficient Fault Tolerance System Design for Cmos/Nanodevice Digital Memories

机译:Cmos / Nanodevice数字存储器的高效容错系统设计

获取原文
   

获取外文期刊封面封底 >>

       

摘要

Targeting on the future fault-prone hybrid CMOS/Nanodevice digital memories, this paper present two fault-tolerance design approaches the integrally address the tolerance for defect and transient faults. These two approaches share several key features, including the use of a group of Bose-Chaudhuri- Hocquenghem (BCH) codes for both defect tolerance and transient fault tolerance, and integration of BCH code selection and dynamic logical-to-physical address mapping. Thus, a new model of BCH decoder is proposed to reduce the area and simplify the computational scheduling of both syndrome and chien search blocks without parallelism leading to high throughput.The goal of fault tolerant computing is improve the dependability of systems where dependability can be defined as the ability of a system to deliver service at an acceptable level of confidence in either presence or absence falult.ss The results of the simulation and implementation using Xilinx ISE software and the LCD screen on the FPGA's Board will be shown at last.
机译:针对未来容易发生故障的混合CMOS /纳米器件数字存储器,本文提出了两种容错设计方法,以整体解决缺陷和瞬态故障的容限。这两种方法具有几个关键特征,包括使用一组Bose-Chaudhuri-Hocquenghem(BCH)代码进行容错和瞬态容错,以及集成BCH代码选择和动态逻辑到物理地址映射。因此,提出了一种新的BCH解码器模型,以减少面积并简化校正子和chien搜索块的计算调度,而无需并行处理而导致高吞吐量。容错计算的目的是提高可以定义可靠性的系统的可靠性最后,将显示使用Xilinx ISE软件和FPGA板上的LCD屏幕进行仿真和实现的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号