...
首页> 外文期刊>Indian Journal of Science and Technology >Modified Architecture for Binary Array Multiplier with Reduced Delay using Tristate Buffers
【24h】

Modified Architecture for Binary Array Multiplier with Reduced Delay using Tristate Buffers

机译:使用三态缓冲区的延迟减少的二进制数组乘法器的改进体系结构

获取原文
           

摘要

In VLSI design of system configuration, among the three important parameters of speed, area and power, the speed is purely determined by the delay of the design. In the delay of the design the design delay is contributed by gate delay and routing i.e. path delay. Nowadays in the design, the path or routing delay dominates more towards the design delay compare to the earlier days where gate delay dominates more towards the design delay. Because of scaling in the design, it is essential to concentrate more towards routing delay of the design to get the optimized delay or desired speed of the design with the reduced area. In this work, by studying different architectures constructed with different basic module for binary array multiplier contributes towards the routing delay which can be realized to result in reduced delay.
机译:在系统配置的VLSI设计中,速度,面积和功率这三个重要参数中,速度完全由设计延迟决定。在设计的延迟中,设计延迟是由门延迟和布线(即路径延迟)引起的。如今,在设计中,路径或路由延迟对设计延迟的影响更大,而在早期,门控延迟对设计延迟的影响更大。由于设计中的缩放比例,必须将更多的精力集中在设计的布线延迟上,以在减小的面积上获得优化的延迟或所需的设计速度。在这项工作中,通过研究用二进制阵列乘法器的不同基本模块构造的不同体系结构,有助于实现路由延迟,从而可以实现减少延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号