...
首页> 外文期刊>Journal of Low Power Electronics and Applications >The Design and Implementation of a Low-Power Gating Scan Element in 32/28 nm CMOS Technology
【24h】

The Design and Implementation of a Low-Power Gating Scan Element in 32/28 nm CMOS Technology

机译:采用32/28 nm CMOS技术的低功耗门控扫描元件的设计与实现

获取原文

摘要

Excessive power consumption during test application time has severely negative effects on chip reliability since it has an inevitable role in hot spots that appear, degradation of performance, circuit premature destruction, and functional failures. In scan-based designs, rippling transitions caused by test patterns shifting along the scan chain not only elevate power consumption in the scan chain but also introduce spurious switching activities in the combinational logic. In this work, a new low power gating scan cell for scan based designs has been proposed in order to reduce power consumption in the scan chain as well as the combinational part during shifting. We have modified the conventional scan cell and augmented it with state preserving and gating logic that enables an average power reduction in combinational logic during shift mode. The new scan cell mitigates the number of transitions during shift and capture cycles. Thus, it reduces the average power consumption inside the scan cell and as a result the scan chain during scan shifting with a low impact on peak power during the capture cycle. Furthermore, due to introducing a new shorter shift path, improvements are observed in terms of propagation delay and power consumption in the scan chain during shifting. This leads to higher feasible shift frequency whereby the shift frequency is limited by the maximum power budget and hence results in reducing the test application time. The post-layout spice simulation results show a 7.21% reduction in total power consumption, an average 12.25% reduction of shift power consumption, and a 50.7% improvement in the clock (CLK)-to-shift propagation delay over the conventional scan cell in Synopsys 32/28 nm standard CMOS technology.
机译:在测试应用期间,过多的功耗会严重影响芯片的可靠性,因为它在出现的热点,性能下降,电路过早破坏和功能故障方面具有不可避免的作用。在基于扫描的设计中,由测试模式沿扫描链移动引起的波纹过渡不仅会增加扫描链的功耗,还会在组合逻辑中引入虚假的切换活动。在这项工作中,已经提出了一种用于基于扫描的设计的新的低功率门控扫描单元,以减少扫描链以及移位期间组合部分的功耗。我们已经修改了传统的扫描单元,并通过状态保留和门控逻辑对其进行了扩展,从而可以在移位模式期间平均降低组合逻辑的功耗。新的扫描单元减轻了移位和捕获周期中的过渡次数。因此,它减少了扫描单元内部的平均功耗,从而降低了扫描移位期间的扫描链,对捕获周期内的峰值功率影响很小。此外,由于引入了新的较短的移位路径,因此在移位期间在扫描链中的传播延迟和功耗方面得到了改善。这导致较高的可行换挡频率,从而使换挡频率受到最大功率预算的限制,从而缩短了测试应用时间。布局后香料仿真结果表明,与传统扫描单元相比,总功耗降低了7.21%,移位功耗平均降低了12.25%,时钟(CLK)到移位的传播延迟提高了50.7%。 Synopsys 32/28 nm标准CMOS技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号