首页> 外文期刊>Proceedings >Linear-Logarithmic CMOS Image Sensor with Reduced FPN Using Photogate and Cascode MOSFET
【24h】

Linear-Logarithmic CMOS Image Sensor with Reduced FPN Using Photogate and Cascode MOSFET

机译:使用光电门和级联MOSFET降低FPN的线性对数CMOS图像传感器

获取原文
           

摘要

We propose a linear-logarithmic CMOS image sensor with reduced fixed pattern noise (FPN). The proposed linear-logarithmic pixel based on a conventional 3-transistor active pixel sensor (APS) structure has additional circuits in which a photogate and a cascade MOSFET are integrated with the pixel structure in conjunction with the photodiode. To improve FPN, we applied the PMOSFET hard reset method as a reset transistor instead of NMOSFET reset normally used in APS. The proposed pixel has been designed and fabricated using 0.18-??m 1-poly 6-metal standard CMOS process. A 120 ?? 240 pixel array of test chip was divided into 2 different subsections with 60 ?? 240 sub-arrays, so that the proposed linear-logarithmic pixel with reduced FPN could be compared with the conventional linear-logarithmic pixel. We confirmed a reduction of pixel response variation which affected image quality.
机译:我们提出一种线性对数CMOS图像传感器,其固定图案噪声(FPN)减少。所提出的基于常规三晶体管有源像素传感器(APS)结构的对数像素具有附加电路,其中光电门和级联MOSFET与像素结构结合光电二极管而集成在一起。为了提高FPN,我们将PMOSFET硬复位方法用作复位晶体管,而不是APS中通常使用的NMOSFET复位。所建议的像素是使用0.18-Ω·m 1-poly 6-metal标准CMOS工艺设计和制造的。一个120 ??将测试芯片的240像素阵列分为60英寸的2个不同部分。 240个子阵列,因此可以将拟议的FPN降低的线性对数像素与常规线性对数像素进行比较。我们确认减少了影响图像质量的像素响应变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号