首页> 外文会议>Photonic Instrumentation Engineering IV >Optimization of linear-logarithmic CMOS image sensor using a photogate and a cascode MOSFET for reducing pixel response variation
【24h】

Optimization of linear-logarithmic CMOS image sensor using a photogate and a cascode MOSFET for reducing pixel response variation

机译:使用光电门和共源共栅MOSFET优化对数CMOS图像传感器以减少像素响应变化

获取原文
获取原文并翻译 | 示例

摘要

Recently, CMOS image sensors (CISs) have become more and more complex because they require high-performances such as wide dynamic range, low-noise, high-speed operation, high-resolution and so on. First of all, wide dynamic range (WDR) is the first requirement for high-performance CIS. Several techniques have been proposed to improve the dynamic range. Although logarithmic pixel can achieve wide dynamic range, it leads to a poor signal-to-noise ratio due to small output swings. Furthermore, the fixed pattern noise of logarithmic pixel is significantly greater compared with other CISs. In this paper, we propose an optimized linear-logarithmic pixel. Compared to a conventional 3-transistor active pixel sensor structure, the proposed linear-logarithmic pixel is using a photogate and a cascode MOSFET in addition. The photogate which is surrounding a photodiode carries out change of sensitivity in the linear response and thus increases the dynamic range. The logarithmic response is caused by a cascode MOSFET. Although the dynamic range of the pixel has been improved, output curves of each pixel were not uniform. In general, as the number of devices increases in the pixel, pixel response variation is more pronounced. Hence, we optimized the linear-logarithmic pixel structure to minimize the pixel response variation. We applied a hard reset method and an optimized cascode MOSFET to the proposed pixel for reducing pixel response variation. Unlike the conventional reset operation, a hard reset using a p-type MOSFET fixes the voltage of each pixel to the same voltage. This reduces non-uniformity of the response in the linear response. The optimized cascode MOSFET achieves less variation in the logarithmic response. We have verified that the optimized pixel shows more uniform response than the conventional pixel, by both simulation and experiment.
机译:最近,CMOS图像传感器(CIS)变得越来越复杂,因为它们需要高性能,例如宽动态范围,低噪声,高速操作,高分辨率等。首先,宽动态范围(WDR)是高性能CIS的首要要求。已经提出了几种技术来改善动态范围。尽管对数像素可以实现宽动态范围,但由于输出摆幅小,导致信噪比差。此外,与其他CIS相比,对数像素的固定图案噪声要大得多。在本文中,我们提出了一种优化的线性对数像素。与传统的三晶体管有源像素传感器结构相比,提出的线性对数像素还使用了光电门和共源共栅MOSFET。围绕光电二极管的光电门在线性响应中执行灵敏度的改变,从而增加了动态范围。对数响应是由共源共栅MOSFET引起的。尽管像素的动态范围得到了改善,但是每个像素的输出曲线并不均匀。通常,随着像素中设备数量的增加,像素响应变化更加明显。因此,我们优化了线性对数像素结构以最小化像素响应变化。我们对建议的像素应用了硬复位方法和优化的共源共栅MOSFET,以减少像素响应变化。与传统的复位操作不同,使用p型MOSFET的硬复位将每个像素的电压固定为相同的电压。这减少了线性响应中响应的不均匀性。经过优化的共源共栅MOSFET的对数响应变化较小。我们已经通过仿真和实验验证了优化后的像素显示出比常规像素更均匀的响应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号