首页> 外文期刊>Nanoscale Research Letters >Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
【24h】

Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around

机译:具有纳米级全能栅极的垂直硅纳米线场效应晶体管

获取原文
获取外文期刊封面目录资料

摘要

Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires’ suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95?mV/dec and a drain induced barrier lowering (DIBL) of 25?mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed.
机译:纳米线被认为是MOS晶体管最终定标的构建块,由于其物理和几何特性,它们能够将器件推向最小化的极限。特别是,纳米线适用于形成全能栅极(GAA)配置,从而使该器件在传导通道上对栅极进行了最佳的静电控制,从而具有更好的抗短沟道效应(SCE)的能力。在这封信中,提出了GAA垂直硅纳米线(VNW)MOSFET的大规模工艺。采用自上而下的方法来实现具有最佳重现性的VNW,然后进行纳米级的薄层工程。对于15 nm的栅极长度,获得了良好的总体电气性能,并具有出色的静电性能(亚阈值斜率(SS)为95?mV / dec,漏极引起的势垒降低(DIBL)为25?mV / V。最后,首次演示了用于实现CMOS反相器的n型和p型VNW晶体管的双重集成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号