...
首页> 外文期刊>International Journal of Information Technology >An 8-Bit, 100-MSPS Fully Dynamic SAR ADC for Ultra-High Speed Image Sensor
【24h】

An 8-Bit, 100-MSPS Fully Dynamic SAR ADC for Ultra-High Speed Image Sensor

机译:用于超高速图像传感器的8位100MSPS全动态SAR ADC

获取原文

摘要

In this paper, a dynamic and power efficient 8-bit and 100-MSPS Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) is presented. The circuit uses a non-differential capacitive Digital-to-Analog (DAC) architecture segmented by 2. The prototype is produced in a commercial 65-nm 1P7M CMOS technology with 1.2-V supply voltage. The size of the core ADC is 208.6 x 103.6 µm2. The post-layout noise simulation results feature a SNR of 46.9 dB at Nyquist frequency, which means an effective number of bit (ENOB) of 7.5-b. The total power consumption of this SAR ADC is only 1.55 mW at 100-MSPS. It achieves then a figure of merit of 85.6 fJ/step.
机译:本文提出了一种动态,高效节能的8位和100MSPS逐次逼近寄存器(SAR)模数转换器(ADC)。该电路采用2分割的非差分电容数模(DAC)架构。该原型采用商用65纳米1P7M CMOS技术生产,电源电压为1.2V。内核ADC的尺寸为208.6 x 103.6 µm2。布局后的噪声仿真结果在奈奎斯特频率下的SNR为46.9 dB,这意味着有效位数(ENOB)为7.5-b。在100-MSPS时,此SAR ADC的总功耗仅为1.55 mW。则其品质因数为85.6 fJ /步。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号