...
首页> 外文期刊>IEICE Electronics Express >Low-power fast (LPF) SRAM cell for write/read operation
【24h】

Low-power fast (LPF) SRAM cell for write/read operation

机译:用于写/读操作的低功耗快速(LPF)SRAM单元

获取原文
   

获取外文期刊封面封底 >>

       

摘要

References(9) Cited-By(3) Power consumption and Static noise margin (SNM) are most important parameters for memory design. The main source of power consumption in SRAM cell is due to large voltage swing on the bitlines during write operation. To reduce the power consumption and enhance the performance of the SRAM cell, we propose a Low-power fast (LPF) SRAM cell. The cell is simulated in terms of power, delay and read stability. The simulated result shows that the read and write power of the proposed cell is reduced up to 33% and 57.12% at 1.2V (in CMOS 0.12µm technology) respectively compared to the 6T cell. The read SNM of the LPF cell is 2x times of the conventional cell.
机译:参考文献(9)引用依据(3)功耗和静态噪声容限(SNM)是存储器设计的最重要参数。 SRAM单元中功耗的主要来源是由于写操作期间位线上的电压摆幅较大。为了降低功耗并增强SRAM单元的性能,我们提出了一种低功耗快速(LPF)SRAM单元。在功率,延迟和读取稳定性方面对单元进行了仿真。仿真结果表明,与6T单元相比,在1.2V(采用CMOS 0.12µm技术)下,所建议单元的读写功率分别降低了33%和57.12%。 LPF单元的读取SNM是常规单元的2倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号