...
首页> 外文期刊>IEICE Electronics Express >Dynamic-static hybrid near-threshold-voltage adder design for ultra-low power applications
【24h】

Dynamic-static hybrid near-threshold-voltage adder design for ultra-low power applications

机译:适用于超低功耗应用的动态静态混合型近阈值电压加法器设计

获取原文
           

摘要

References(3) Near-threshold-voltage (NTV) circuit is to set the operating voltage near the threshold voltage of CMOS transistors to pursue the maximum energy efficiency. However, the characteristics for each logic family are quite different under NTV while comparing to its operation under normal supply voltage. In this paper, we proposed a new dynamic-static hybrid near threshold voltage adder design. The proposed keeper design can suppress the leakage current and avoid signal contention in the dynamic CMOS circuit, which lets the dynamic CMOS logic family can be adapted to NTV environment with excellent speed characteristics and higher energy efficiency. The proposed low leakage dynamic-static hybrid NTV 32-bits adder design can achieve the maximum energy efficiency with 161.7% enhancement as compared to the mirror adder under NTV with 0.3 V.
机译:参考文献(3)近阈值电压(NTV)电路用于将工作电压设置为接近CMOS晶体管的阈值电压,以追求最大的能量效率。但是,与在正常电源电压下运行相比,每个逻辑系列的特性在NTV下都存在很大差异。在本文中,我们提出了一种新的动态静态混合近阈值电压加法器设计。提出的保持器设计可以抑制泄漏电流并避免动态CMOS电路中的信号争用,这使得动态CMOS逻辑系列可以以出色的速度特性和更高的能源效率适应NTV环境。与0.3 V的NTV下的镜像加法器相比,拟议的低泄漏动态静态混合NTV 32位加法器设计可以实现161.7%的最大能量效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号