首页> 外文期刊>IEEE Design & Test of Computers Magazine >DAG-Map: graph-based FPGA technology mapping for delay optimization
【24h】

DAG-Map: graph-based FPGA technology mapping for delay optimization

机译:DAG-Map:用于延迟优化的基于图的FPGA技术映射

获取原文
获取原文并翻译 | 示例

摘要

A graph-based technology-mapping package for delay optimization in lookup-table-based field programmable gate array (FPGA) designs is presented. The algorithm, DAG-Map, carries out technology mapping and delay optimization on the entire Boolean network, instead of decomposing it into fan-out-free trees. As a preprocessing phase of DAG-Map, a general algorithm called DMIG, which transforms an arbitrary n-node network into a two-input network with only an O(1) factor increase in network depth, is introduced. A matching-based technique that minimizes area without increasing network delay, and is used in the postprocessing phase of DAG-Map is discussed. DAG-Map is compared with previous FPGA mapping algorithms on a set of logic synthesis benchmarks. The experimental results show that, on average, DAG-Map reduces both network delay and the number of look-up tables.
机译:提出了一种基于图的技术映射包,用于基于查找表的现场可编程门阵列(FPGA)设计中的延迟优化。 DAG-Map算法对整个布尔网络进行技术映射和延迟优化,而不是将其分解为无扇形的树。作为DAG-Map的预处理阶段,引入了一种称为DMIG的通用算法,该算法将任意n节点网络转换为网络深度仅增加O(1)因子的双输入网络。讨论了一种基于匹配的技术,该技术可在不增加网络延迟的情况下将面积最小化,并将其用于DAG-Map的后处理阶段。在一组逻辑综合基准上,将DAG-Map与以前的FPGA映射算法进行了比较。实验结果表明,平均而言,DAG-Map减少了网络延迟和查找表的数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号