首页> 外文期刊>IEEE Transactions on Consumer Electronics >C-slow retimed parallel histogram architectures for consumer imaging devices
【24h】

C-slow retimed parallel histogram architectures for consumer imaging devices

机译:用于消费类成像设备的C慢速重定时并行直方图架构

获取原文
获取原文并翻译 | 示例

摘要

A parallel pipelined array of cells suitable for real-time computation of histograms is proposed. The cell architecture builds on previous work obtained via C-slow retiming techniques and can be clocked at 65 percent faster frequency than previous arrays. The new arrays can be exploited for higher throughput particularly when dual data rate sampling techniques are used to operate on single streams of data from image sensors. In this way, the new cell operates on a p-bit data bus which is more convenient for interfacing to camera sensors or to microprocessors in consumer digital cameras.
机译:提出了一种适用于直方图实时计算的单元的并行流水线阵列。单元架构建立在通过C慢速重定时技术获得的先前工作的基础之上,其时钟频率比以前的阵列快65%。新阵列可用于更高的吞吐量,特别是当使用双数据速率采样技术对来自图像传感器的单个数据流进行操作时。这样,新单元就在p位数据总线上运行,这对于与相机传感器或消费类数码相机中的微处理器的接口连接更为方便。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号