...
首页> 外文期刊>Consumer Electronics, IEEE Transactions on >Parallel pipelined array architectures for real-time histogram computation in consumer devices
【24h】

Parallel pipelined array architectures for real-time histogram computation in consumer devices

机译:消费设备中用于实时直方图计算的并行管线阵列架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The real-time parallel computation of histograms using an array of pipelined cells is proposed and prototyped in this paper with application to consumer imaging products. The array operates in two modes: histogram computation and histogram reading. The proposed parallel computation method does not use any memory blocks. The resulting histogram bins can be stored into an external memory block in a pipelined fashion for subsequent reading or streaming of the results. The array of cells can be tuned to accommodate the required data path width in a VLSI image processing engine as present in many imaging consumer devices. Synthesis of the architectures presented in this paper in FPGA are shown to compute the real-time histogram of images streamed at over 36 megapixels at 30 frames/s by processing in parallel 1, 2 or 4 pixels per clock cycle 1.
机译:本文提出并使用管道单元阵列实时并行计算直方图,并将其原型化,应用于消费类成像产品。阵列以两种模式运行:直方图计算和直方图读取。所提出的并行计算方法不使用任何存储块。可以将生成的直方图块以流水线方式存储到外部存储块中,以供后续读取或流式传输结果。如许多成像消费类设备中存在的那样,可以调整单元阵列以适应VLSI图像处理引擎中所需的数据路径宽度。本文展示了在FPGA中对本文提出的体系结构进行综合后,可以通过在每个时钟周期1并行处理1、2或4个像素来计算以30帧/秒的速度传输超过36兆像素的图像的实时直方图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号