首页> 外文期刊>IEEE Transactions on Computers >Q-modules: internally clocked delay-insensitive modules
【24h】

Q-modules: internally clocked delay-insensitive modules

机译:Q模块:内部时钟延迟不敏感模块

获取原文
获取原文并翻译 | 示例

摘要

Q-modules are internally clocked modules that can be used to satisfy delay-insensitive specifications. A single delay element is required with a one-sided bound that its value be greater than the maximum delay of the combination logic. Prototypes of components to implement Q-modules have been designed, and a design aid program, QSYN, to place instances of these components, personalize a PLA, and generate a MAGIC or CIF file for a CMOS realization, including the delay circuitry, is being developed. Testability is one of the advantages of Q-modules over clock-free delay-insensitive modules; circuitry is included in the cells for testing the logic and interconnections.
机译:Q模块是内部时钟模块,可用于满足对延迟不敏感的规范。要求一个延迟元件具有一侧边界,其值应大于组合逻辑的最大延迟。已经设计出用于实现Q模块的组件原型,并且正在设计辅助程序QSYN,以放置这些组件的实例,个性化PLA并生成用于CMOS实现的MAGIC或CIF文件,包括延迟电路。发达。可测试性是Q模块优于无时钟的对延迟不敏感的模块的优势之一。单元中包含用于测试逻辑和互连的电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号