首页> 外文期刊>IEEE Transactions on Computers >Optimal zero-aliasing space compaction of test responses
【24h】

Optimal zero-aliasing space compaction of test responses

机译:测试响应的最佳零混叠空间压缩

获取原文
获取原文并翻译 | 示例

摘要

Many built-in self-testing (BIST) schemes compress the test responses from a k-output circuit to q signature streams, where q/spl Lt/k, a process termed space compaction. The effectiveness of such a compaction method can be measured by its compaction ratio c=k/q. A high compaction ratio can introduce aliasing, which occurs when a faulty test response maps to the fault-free signature. We investigate the problem of designing zero-aliasing space compaction circuits with maximum compaction ratio c/sub max/. We introduce a graph representation of test responses to study the space compaction process and relate space compactor design to a graph coloring problem. Given a circuit under test, a fault model, and a test set, we determine q/sub min/, which yields c/sub max/=k/q/sub min/. This provides a fundamental bound on the cost of signature-based BIST. We show that q/sub min//spl les/2 for all the ISCAS 85 benchmark circuits. We develop a systematic design procedure for the synthesis of space compaction circuits and apply it to a number of ISCAS 85 circuits. Finally, we describe multistep compaction, which allows zero aliasing to be achieved with any q, even when q/sub min/<1.
机译:许多内置的自测试(BIST)方案将测试响应从k输出电路压缩到q个签名流,其中q / spl Lt / k,这个过程称为空间压缩。这种压实方法的有效性可以通过其压实率c = k / q来测量。高压缩率会引入混叠现象,当错误的测试响应映射到无故障签名时会发生混叠现象。我们研究设计最大压缩比c / sub max /的零混淆空间压缩电路的问题。我们引入测试响应的图形表示,以研究空间压缩过程并将空间压缩器设计与图形着色问题相关联。给定被测电路,故障模型和测试集,我们确定q / sub min /,得出c / sub max / = k / q / sub min /。这为基于签名的BIST的成本提供了基本限制。我们显示了所有ISCAS 85基准电路的q / sub min // spl les / 2。我们开发了用于空间压缩电路综合的系统设计程序,并将其应用于许多ISCAS 85电路。最后,我们描述了多步压缩,即使当q / sub min / <1时,也可以对任何q都实现零混叠。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号