...
首页> 外文期刊>IEEE Transactions on Computers >On the yield of VLSI processors with on-chip CPU cache
【24h】

On the yield of VLSI processors with on-chip CPU cache

机译:带有片上CPU缓存的VLSI处理器的产量

获取原文
获取原文并翻译 | 示例
           

摘要

Yield enhancement through the acceptance of partially good chips is a well-known technique. In this paper, we derive a yield model for single-chip VLSI processors with partially good on-chip cache. Also, we investigate how the yield enhancement of VLSI processors with on-chip CPU cache relates with the number of acceptable faulty cache blocks, the percentage of the cache area with respect to the whole chip area, and various manufacturing process parameters as defect densities and the fault clustering parameter. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, caches with a very small number of faulty cache blocks. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, processor chips containing caches with a very small number of faulty cache blocks.
机译:通过接受部分良好的切屑来提高产量是众所周知的技术。在本文中,我们导出了具有部分良好的片上高速缓存的单芯片VLSI处理器的成品率模型。此外,我们研究了具有片上CPU高速缓存的VLSI处理器的良率提高如何与可接受的有故障的高速缓存块的数量,高速缓存区域相对于整个芯片区域的百分比以及各种制造工艺参数(如缺陷密度和故障聚类参数。主要结论之一是,通过接受数量很少的故障高速缓存块作为良好的高速缓存,可以实现最大的有效产量。主要结论之一是,通过接受质量良好的处理器芯片(包含具有很少数量的故障高速缓存块的高速缓存)可以实现最大的有效产量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号