首页> 外文期刊>IEEE Transactions on Computers >Reducing jitter in embedded systems employing a time-triggered software architecture and dynamic voltage scaling
【24h】

Reducing jitter in embedded systems employing a time-triggered software architecture and dynamic voltage scaling

机译:利用时间触发的软件架构和动态电压缩放功能降低嵌入式系统中的抖动

获取原文
获取原文并翻译 | 示例

摘要

We have previously demonstrated that use of an appropriate dynamic voltage scaling (DVS) algorithm can lead to a substantial reduction in CPU power consumption in systems employing a time-triggered cooperative (TTC) scheduler. In this paper, we consider the impact that the use of DVS has on the levels of both clock and task jitter in TTC applications. We go on to describe a modified DVS algorithm (TTC-jDVS) which can be used where low jitter is an important design consideration. We then demonstrate the effectiveness of the modified algorithm on a data set made up of artificial tasks and in a realistic case study.
机译:先前我们已经证明,在使用时间触发协作(TTC)调度程序的系统中,使用适当的动态电压缩放(DVS)算法可以导致CPU功耗的大幅降低。在本文中,我们考虑了DVS的使用对TTC应用中时钟和任务抖动的影响。我们将继续描述一种改进的DVS算法(TTC-jDVS),该算法可在低抖动是重要的设计考虑因素时使用。然后,我们将在人工任务组成的数据集上以及在实际案例研究中证明改进算法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号