首页> 外文期刊>Computers, IEEE Transactions on >Software-Based Self-Test of Set-Associative Cache Memories
【24h】

Software-Based Self-Test of Set-Associative Cache Memories

机译:集相关缓存内存的基于软件的自测

获取原文
获取原文并翻译 | 示例

摘要

Embedded microprocessor cache memories suffer from limited observability and controllability creating problems during in-system tests. This paper presents a procedure to transform traditional march tests into software-based self-test programs for set-associative cache memories with LRU replacement. Among all the different cache blocks in a microprocessor, testing instruction caches represents a major challenge due to limitations in two areas: 1) test patterns which must be composed of valid instruction opcodes and 2) test result observability: the results can only be observed through the results of executed instructions. For these reasons, the proposed methodology will concentrate on the implementation of test programs for instruction caches. The main contribution of this work lies in the possibility of applying state-of-the-art memory test algorithms to embedded cache memories without introducing any hardware or performance overheads and guaranteeing the detection of typical faults arising in nanometer CMOS technologies.
机译:嵌入式微处理器高速缓存的可观察性和可控性有限,在系统内测试期间会产生问题。本文提出了一种程序,可以将传统的行军测试转换为基于软件的自测试程序,用于替换LRU的集关联高速缓存。在微处理器的所有不同缓存块中,由于以下两个方面的限制,测试指令缓存是一个主要挑战:1)测试模式必须由有效的指令操作码组成; 2)测试结果的可观察性:只能通过以下方式观察结果:执行指令的结果。由于这些原因,提出的方法将集中于指令高速缓存的测试程序的实现。这项工作的主要贡献在于可以将最新的内存测试算法应用于嵌入式高速缓存,而不会引入任何硬件或性能开销,并且可以保证检测出纳米CMOS技术中出现的典型故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号