首页> 外文期刊>Computers, IEEE Transactions on >Comments on “Low-Latency Digit-Serial Systolic Double Basis Multiplier over $GF(2^{m})$ Using Subquadratic Toeplitz Matrix-Vector Product Approach”
【24h】

Comments on “Low-Latency Digit-Serial Systolic Double Basis Multiplier over $GF(2^{m})$ Using Subquadratic Toeplitz Matrix-Vector Product Approach”

机译:关于“ $ GF(2 ^ {m})$ 使用二次Toeplitz矩阵-矢量积方法”

获取原文
获取原文并翻译 | 示例

摘要

The digit-serial systolic double basis multiplier architecture proposed in the above paper does not generate the correct multiplication results as it requires more latches to process digits of inputs in appropriate clock cycles. In this comment, we present the corrected architecture and obtain its time and area complexities. More importantly, we show that the claims made by the authors regarding having significantly lower time and area complexities than its counterpart are not valid.
机译:上文提出的数字串行收缩双基乘法器体系结构无法生成正确的乘法结果,因为它需要更多的锁存器才能在适当的时钟周期内处理输入的数字。在这篇评论中,我们介绍了校正后的体系结构,并获得了其时间和区域复杂性。更重要的是,我们表明作者提出的关于时间和区域复杂度明显低于同行的主张是无效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号