首页> 外文期刊>IEEE Transactions on Computers >Exploiting Refresh Effect of DRAM Read Operations: A Practical Approach to Low-Power Refresh
【24h】

Exploiting Refresh Effect of DRAM Read Operations: A Practical Approach to Low-Power Refresh

机译:利用DRAM读取操作的刷新效果:一种低功耗刷新的实用方法

获取原文
获取原文并翻译 | 示例
           

摘要

Dynamic random access memory (DRAM) requires periodic refresh operations to retain its data. In practice, DRAM retention times are normally distributed from 64 ms to several seconds. However, the conventional refresh method uses 64 ms as the refresh interval, since it applies the same refresh interval to all DRAM rows. Thus, the conventional refresh method results in unnecessary refresh operations (eventually, energy waste) to the DRAM rows whose retention times are longer than 64 ms. In this paper, we propose a practical refresh scheme that exploits refresh effect of DRAM read operations to reduce refresh overhead. Our proposed scheme applies a refresh interval longer than the conventional refresh interval (64 ms) to the DRAM chip. In this case, (DRAM rows whose retention times are shorter than the refresh interval of the DRAM chip) cannot retain their data. In order to retain the data stored in the weak DRAM rows, the memory controller issues read operations to the weak DRAM rows every required refresh interval for the weak DRAM rows. Our evaluation results show that our proposed scheme with 192 ms refresh interval reduces average refresh energy consumption up to 66.0 percent, which in turn reduces average DRAM energy consumption up to 31.8 percent, compared to the conventional refresh method (64 ms). Our proposed scheme requires no modification to internal DRAM chip structures, but it only adds a small (the buffer for the weak row information) to the memory controller, which has a negligible area overhead.
机译:动态随机存取存储器(DRAM)需要定期刷新操作以保留其数据。实际上,DRAM的保留时间通常从64毫秒分配到几秒钟。但是,传统的刷新方法使用64毫秒作为刷新间隔,因为它将相同的刷新间隔应用于所有DRAM行。因此,传统的刷新方法会导致对保留时间长于64毫秒的DRAM行进行不必要的刷新操作(最终会浪费能量)。在本文中,我们提出了一种实用的刷新方案,该方案利用DRAM读取操作的刷新效果来减少刷新开销。我们提出的方案对DRAM芯片应用了比传统刷新间隔(64ms)长的刷新间隔。在这种情况下,(保留时间短于DRAM芯片刷新间隔的DRAM行)无法保留其数据。为了保留存储在弱DRAM行中的数据,内存控制器在每个弱DRAM行所需的刷新间隔内向弱DRAM行发出读操作。我们的评估结果表明,我们提出的具有192 ms刷新间隔的方案将平均刷新能量消耗降低了66.0%,与传统的刷新方法(64 ms)相比,这又将平均DRAM能耗降低了31.8%。我们提出的方案不需要修改内部DRAM芯片结构,而只向存储控制器增加了一个很小的(用于弱行信息的缓冲区),而其区域开销却可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号