首页> 外文期刊>Computers & Digital Techniques, IET >Throughput enhancement for repetitive internal cores in latency-insensitive systems
【24h】

Throughput enhancement for repetitive internal cores in latency-insensitive systems

机译:对延迟不敏感的系统中的重复内部内核的吞吐量增强

获取原文
获取原文并翻译 | 示例

摘要

Latency-insensitive design (LID) is a correct by-construction methodology for system on chip design that prevents multiple iterations in synchronous system design. However, one problem in the LID is system throughput reduction. In this study, a protocol is proposed to increase the throughput of internal cores in the latency-insensitive systems when there are several repetitive structures. The validation of the protocol is checked for latency equivalency in various system graphs. A shell wrapper to implement the protocol is described and superimposed logic gates for the shell wrapper are formulated. Simulation is performed for 12 randomly generated systems and four actual systems. The simulation results represent protocol accuracy and show 57% throughput improvement on average compared with the scheduling-based methodology. The protocol also shows area reduction for the majority of simulated systems.
机译:延迟不敏感设计(LID)是片上系统设计的正确的构建方法,可防止同步系统设计中的多次迭代。但是,LID中的一个问题是系统吞吐量的降低。在这项研究中,提出了一种协议,当存在多个重复结构时,该协议可提高对延迟不敏感的系统中内部内核的吞吐量。检查协议的有效性,以检查各种系统图中的等待时间是否相等。描述了用于实现协议的外壳程序,并为外壳程序制定了叠加逻辑门。对12个随机生成的系统和四个实际系统执行仿真。仿真结果表示协议的准确性,与基于调度的方法相比,平均吞吐量提高了57%。该协议还显示了大多数模拟系统的面积减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号