首页> 外文期刊>Computers & Digital Techniques, IET >Implementation of MIMO data reordering and scheduling methodologies for eight-parallel variable length multi-path delay commutator FFT/IFFT
【24h】

Implementation of MIMO data reordering and scheduling methodologies for eight-parallel variable length multi-path delay commutator FFT/IFFT

机译:八并行可变长度多径延迟换向器FFT / IFFT的MIMO数据重新排序和调度方法的实现

获取原文
获取原文并翻译 | 示例

摘要

The IEEE 802.11ac is the recently ratified standard developed for the fifth generation wireless fidelity technology, in which the multi-user (MU) multiple-input multiple-output orthogonal frequency division multiplexing (MIMO-OFDM) technique is adopted for the high data rate communication. In an MIMO-OFDM System, the forward/inverse fast Fourier transform (FFT/IFFT) processor is a key component. On proper reception, the reordering and scheduling of data is important for the optimal utilisation of butterfly resources in the pipelined FFT/IFFT processor. In this study, a mathematical model for an eight-parallel multimode (N = 512/256/128/64) multi-path delay commutator-based FFT/IFFT processor which is suitable for the IEEE 802.11ac compliant MU-MIMO-OFDM system is presented. On the other hand, the data reordering, scheduling methodologies and its architectures are proposed for the pre-, post-FFT/IFFT process are proposed. The design implementations are done using TSMC 65 nm complementary metal-oxide-semiconductor technology at 160 MHz. The power and area metrics with and without clock gating are compared. The clock gated implementation reports show that the power consumption is 17.44 mW for the pre-transformed data reordering and 11.64 mW for the post-transformed data reordering with an area occupation of 0.7694 mm2 and 0.5111 mm2, respectively.
机译:IEEE 802.11ac是最近批准的用于第五代无线保真技术的标准,其中多用户(MU)多输入多输出正交频分复用(MIMO-OFDM)技术用于高数据速率通讯。在MIMO-OFDM系统中,前向/反向快速傅立叶变换(FFT / IFFT)处理器是关键组件。在正确接收后,数据的重新排序和调度对于在流水线FFT / IFFT处理器中蝶形资源的最佳利用非常重要。在这项研究中,一个适用于基于IEEE 802.11ac的MU-MIMO-OFDM系统的八并行多模(N = 512/256/128/64)多路径延迟换向器FFT / IFFT处理器的数学模型被表达。另一方面,提出了用于预FFT /后FFT / IFFT过程的数据重排序,调度方法及其体系结构。设计实现是使用台积电65 nm互补金属氧化物半导体技术在160 MHz下完成的。比较具有和不具有时钟门控的功率和面积指标。时钟门控实施报告显示,转换前数据重新排序的功耗为17.44 mW,转换后数据重新排序的功耗为11.64 mW,分别占地0.7694 mm2和0.5111 mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号