首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >MDC FFT/IFFT Processor With Variable Length for MIMO-OFDM Systems
【24h】

MDC FFT/IFFT Processor With Variable Length for MIMO-OFDM Systems

机译:可变长度的MDC FFT / IFFT处理器,用于MIMO-OFDM系统

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an multipath delay commutator (MDC)-based architecture and memory scheduling to implement fast Fourier transform (FFT) processors for multiple input multiple output-orthogonal frequency division multiplexing (MIMO-OFDM) systems with variable length. Based on the MDC architecture, we propose to use radix-$N_{s}$ butterflies at each stage, where $N_{s}$ is the number of data streams, so that there is only one butterfly needed in each stage. Consequently, a 100% utilization rate in computational elements is achieved. Moreover, thanks to the simple control mechanism of the MDC, we propose simple memory scheduling methods for input data and output bit/set-reversing, which again results in a full utilization rate in memory usage. Since the memory requirements usually dominate the die area of FFT/inverse fast Fourier transform (IFFT) processors, the proposed scheme can effectively reduce the memory size and thus the die area as well. Furthermore, to apply the proposed scheme in practical applications, we let $N_{s}=4$ and implement a 4-stream FFT/IFFT processor with variable length including 2048, 1024, 512, and 128 for MIMO-OFDM systems. This processor can be used in IEEE 802.16 WiMAX and 3GPP long term evolution applications. The processor was implemented with an UMC 90-nm CMOS technology with a core area of 3.1 ${rm mm}^{2}$. The power consumption at 40 MHz was 63.72/62.92/57.51/51.69 mW for 2048/1024/512/128-FFT, respectively in the post-layout simulation. Finally, we analyze the complexity and performance of the implemented processor and compare it with other processors. The results show advantages of the proposed scheme in terms of area and power consumption.
机译:本文提出了一种基于多路径延迟换向器(MDC)的体系结构和内存调度,以为可变长度的多输入多输出正交频分复用(MIMO-OFDM)系统实现快速傅立叶变换(FFT)处理器。基于MDC架构,我们建议在每个阶段使用基数-$ N_ {s} $蝶形,其中$ N_ {s} $是数据流的数量,因此每个阶段只需要一个蝶形。因此,计算单元的利用率达到了100%。此外,由于MDC的简单控制机制,我们针对输入数据和输出位/集反转提出了简单的内存调度方法,这再次导致了内存使用率的充分利用。由于存储器需求通常在FFT /快速傅里叶逆变换(IFFT)处理器的芯片区域中占主导地位,因此所提出的方案可以有效地减小存储器大小,从而也减小芯片区域。此外,为了将所提出的方案应用到实际应用中,我们令$ N_ {s} = 4 $并实现用于MIMO-OFDM系统的具有可变长度的4流FFT / IFFT处理器,包括2048、1024、512和128。该处理器可用于IEEE 802.16 WiMAX和3GPP长期演进应用。该处理器采用UMC 90纳米CMOS技术实现,其核心面积为3.1 $ {rm mm} ^ {2} $。在布局后仿真中,对于2048/1024/512 / 128-FFT,在40 MHz时的功耗分别为63.72 / 62.92 / 57.51 / 51.69 mW。最后,我们分析实现的处理器的复杂性和性能,并将其与其他处理器进行比较。结果表明了该方案在面积和功耗方面的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号