首页> 外文期刊>Computer architecture news >3d-stacked Memory Architectures For Multi-core Processors
【24h】

3d-stacked Memory Architectures For Multi-core Processors

机译:多核处理器的3D堆栈存储器架构

获取原文
获取原文并翻译 | 示例

摘要

Three-dimensional integration enables stacking memory directly on top of a microprocessor, thereby significantly reducing wire delay between the two. Previous studies have examined the performance benefits of such an approach, but all of these works only consider commodity 2D DRAM organizations. In this work, we explore more aggressive 3D DRAM organizations that make better use of the additional die-to-die bandwidth provided by 3D stacking, as well as the additional transistor count. Our simulation results show that with a few simple changes to the 3D-DRAM organization, we can achieve a 1.75 × speedup over previously proposed 3D-DRAM approaches on our memory-intensive multi-programmed workloads on a quad-core processor. The significant increase in memory system performance makes the L2 miss handling architecture (MHA) a new bottleneck, which we address by combining a novel data structure called the Vector Bloom Filter with dynamic MSHR capacity tuning. Our scalable L2 MHA yields an additional 17.8% performance improvement over our 3D-stacked memory architecture.
机译:三维集成使内存可以直接堆叠在微处理器的顶部,从而大大减少了两者之间的连线延迟。先前的研究已经检验了这种方法的性能优势,但是所有这些工作仅考虑了商品2D DRAM组织。在这项工作中,我们将探索更具侵略性的3D DRAM组织,这些组织将更好地利用3D堆栈提供的额外的芯片对芯片的带宽以及额外的晶体管数量。我们的仿真结果表明,只需对3D-DRAM组织进行一些简单的更改,就可以在四核处理器上的内存密集型多程序工作负载上,比以前提出的3D-DRAM方法快1.75倍。内存系统性能的显着提高使L2丢失处理体系结构(MHA)成为新的瓶颈,我们通过将称为Vector Bloom Filter的新型数据结构与动态MSHR容量调整相结合来解决此瓶颈。我们的可扩展L2 MHA比我们3D堆栈的内存体系结构还提高了17.8%的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号