...
首页> 外文期刊>Computer architecture news >Achieving Predictable Performance through Better Memory Controller Placement in Many-Core CMPs
【24h】

Achieving Predictable Performance through Better Memory Controller Placement in Many-Core CMPs

机译:通过在多核CMP中更好地放置内存控制器来实现可预测的性能

获取原文
获取原文并翻译 | 示例

摘要

In the near term, Moore's law will continue to provide an increasing number of transistors and therefore an increasing number of on-chip cores. Limited pin bandwidth prevents the integration of a large number of memory controllers on-chip. With many cores, and few memory controllers, where to locate the memory controllers in the on-chip interconnection fabric becomes an important and as yet unexplored question. In this paper we show how the location of the memory controllers can reduce contention (hot spots) in the on-chip fabric and lower the variance in reference latency. This in turn provides predictable performance for memory-intensive applications regardless of the processing core on which a thread is scheduled. We explore the design space of on-chip fabrics to find optimal memory controller placement relative to different topologies (i.e. mesh and torus), routing algorithms, and workloads.
机译:在不久的将来,摩尔定律将继续提供越来越多的晶体管,因此也将提供越来越多的片上内核。有限的引脚带宽会阻止在芯片上集成大量存储控制器。对于许多内核和很少的存储控制器,在片上互连结构中放置存储控制器的位置成为一个重要且尚未探讨的问题。在本文中,我们展示了存储器控制器的位置如何减少片上结构中的争用(热点)并降低参考等待时间的差异。反过来,这为内存密集型应用程序提供了可预测的性能,而与调度线程的处理核心无关。我们探索片上结构的设计空间,以找到相对于不同拓扑(即网格和圆环),路由算法和工作负载的最佳存储控制器位置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号