...
首页> 外文期刊>Embedded Systems Letters, IEEE >An Analyzable Memory Controller for Hard Real-Time CMPs
【24h】

An Analyzable Memory Controller for Hard Real-Time CMPs

机译:硬实时CMP的可分析内存控制器

获取原文
获取原文并翻译 | 示例

摘要

Multicore processors (CMPs) represent a good solution to provide the performance required by current and future hard real-time systems. However, it is difficult to compute a tight WCET estimation for CMPs due to interferences that tasks suffer when accessing shared hardware resources. We propose an analyzable JEDEC-compliant DDRx SDRAM memory controller (AMC) for hard real-time CMPs, that reduces the impact of memory interferences caused by other tasks on WCET estimation, providing a predictable memory access time and allowing the computation of tight WCET estimations.
机译:多核处理器(CMP)是提供当前和将来的硬实时系统所需性能的良好解决方案。但是,由于任务在访问共享硬件资源时受到的干扰,很难为CMP计算出严格的WCET估计。我们建议针对硬实时CMP的可分析JEDEC兼容DDRx SDRAM存储器控制器(AMC),以减少由其他任务引起的存储器干扰对WCET估计的影响,提供可预测的存储器访问时间,并允许计算严格的WCET估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号