首页> 外文期刊>Computer architecture news >The Virtual Write Queue: Coordinating DRAM and Last-Level Cache Policies
【24h】

The Virtual Write Queue: Coordinating DRAM and Last-Level Cache Policies

机译:虚拟写入队列:协调DRAM和最后一级缓存策略

获取原文
获取原文并翻译 | 示例
           

摘要

In computer architecture, caches have primarily been viewed as a means to hide memory latency from the CPU. Cache policies have focused on anticipating the CPU's data needs, and are mostly oblivious to the main memory. In this paper, we demonstrate that the era of many-core architectures has created new main memory bottlenecks, and mandates a new approach: coordination of cache policy with main memory characteristics. Using the cache for memory optimization purposes, we propose a Virtual Write Queue which dramatically expands the memory controller's visibility of processor behavior, at low implementation overhead. Through memory-centric modification of existing policies, such as scheduled writebacks, this paper demonstrates that performance-limiting effects of highly-threaded architectures can be overcome. We show that through awareness of the physical main memory layout and by focusing on writes, both read and write average latency can be shortened, memory power reduced, and overall system performance improved. Through full-system cycle-accurate simulations of SPEC cpu2006, we demonstrate that the proposed Virtual Write Queue achieves an average 10.9% system-level throughput improvement on memory-intensive workloads, along with an overall reduction of 8.7% in memory power across the whole suite.
机译:在计算机体系结构中,缓存主要被视为一种隐藏CPU延迟的方法。缓存策略侧重于预期CPU的数据需求,并且大部分时间都忽略了主内存。在本文中,我们证明了多核体系结构的时代已经造成了新的主内存瓶颈,并提出了一种新的方法:协调具有主内存特征的缓存策略。使用高速缓存进行内存优化,我们提出了一个虚拟写入队列,它以较低的实现开销大大扩展了内存控制器对处理器行为的可视性。通过以内存为中心修改现有策略(如计划的回写),本文证明了可以克服高线程体系结构的性能限制效应。我们表明,通过了解物理主内存布局并专注于写入,可以缩短读取和写入的平均延迟,降低存储能力,并改善整体系统性能。通过对SPEC cpu2006进行全系统周期精确的仿真,我们证明了拟议的虚拟写入队列在内存密集型工作负载上实现了平均10.9%的系统级吞吐量提升,并且整体上整体降低了8.7%的内存功耗套房。

著录项

  • 来源
    《Computer architecture news》 |2010年第3期|P.72-82|共11页
  • 作者单位

    ECE Department, The University of Texas at Austin, Austin, TX, USA IBM Corp., Austin, TX, USA;

    rnECE Department, The University of Texas at Austin, Austin, TX, USA;

    rnIBM Thomas J. Watson Research Center, Yorktown Heights, NY, USA;

    IBM Thomas J. Watson Research Center, Yorktown Heights, NY, USA;

    rnECE Department, The University of Texas at Austin, Austin, TX, USA;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    design; performance;

    机译:设计;性能;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号