首页> 外文期刊>Computer architecture news >Hybrid NOrec: A Case Study in the Effectiveness of Best Effort Hardware Transactional Memory
【24h】

Hybrid NOrec: A Case Study in the Effectiveness of Best Effort Hardware Transactional Memory

机译:混合NOrec:尽力而为硬件事务存储的有效性的案例研究

获取原文
获取原文并翻译 | 示例
           

摘要

Transactional memory (TM) is a promising synchronization mechanism for the next generation of multicore processors. Best-effort Hardware Transactional Memory (HTM) designs, such as Sun's prototype Rock processor and AMD's proposed Advanced Synchronization Facility (ASF), can efficiently execute many transactions, but abort in some cases due to various limitations. Hybrid TM systems can use a compatible software TM (STM) in such cases. We introduce a family of hybrid TMs built using the recent NOrec STM algorithm that, unlike existing hybrid approaches, provide both low overhead on hardware transactions and concurrent execution of hardware and software transactions. We evaluate implementations for Rock and ASF, exploring how the differing HTM designs affect optimization choices. Our investigation yields valuable input for designers of future best-effort HTMs.
机译:事务性存储器(TM)是下一代多核处理器的一种有前途的同步机制。尽力而为的硬件事务存储(HTM)设计,例如Sun的原型Rock处理器和AMD提出的高级同步功能(ASF),可以有效地执行许多事务,但是在某些情况下会因各种限制而中止。在这种情况下,Hybrid TM系统可以使用兼容的软件TM(STM)。我们介绍了使用最新的NOrec STM算法构建的混合TM系列,与现有的混合方法不同,该混合TM提供了硬件事务的低开销以及硬件和软件事务的并行执行。我们评估了Rock和ASF的实现,探索了不同的HTM设计如何影响优化选择。我们的调查为未来尽力而为的HTM设计人员提供了宝贵的意见。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号