...
首页> 外文期刊>Computer architecture news >Reduced Hardware NOrec: A Safe and Scalable Hybrid Transactional Memory
【24h】

Reduced Hardware NOrec: A Safe and Scalable Hybrid Transactional Memory

机译:降低的硬件NOrec:安全且可扩展的混合事务存储

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Because of hardware TM limitations, software fallbacks are the only way to make TM algorithms guarantee progress. Nevertheless, all known software fallbacks to date, from simple locks to sophisticated versions of the NOrec Hybrid TM algorithm, have either limited scalability or weakened semantics. We propose a novel reduced-hardware (RH) version of the NOrec HyTM algorithm. Instead of an all-software slow path, in our RH NOrec the slow-path is a "mix" of hardware and software: one short hardware transaction executes a maximal amount of initial reads in the hardware, and the second executes all of the writes. This novel combination of the RH approach and the NOrec algorithm delivers the first Hybrid TM that scales while fully preserving the hardware's original semantics of opacity and privatization. Our GCC implementation of RH NOrec is promising in that it shows improved performance relative to all prior methods, at the concurrency levels we could test today.
机译:由于硬件TM的限制,软件后备是使TM算法保证进度的唯一方法。但是,迄今为止,从简单的锁到复杂的NOrec Hybrid TM算法版本,迄今为止所有已知的软件回退都具有有限的可伸缩性或弱化的语义。我们提出了NOrec HyTM算法的新型减少硬件(RH)版本。在我们的RH NOrec中,慢路径不是硬件的慢速路径,而是硬件和软件的“混合”:一个简短的硬件事务在硬件中执行最大数量的初始读取,第二次执行所有写操作。 RH方法和NOrec算法的这种新颖组合提供了第一个可扩展的Hybrid TM,同时完全保留了硬件的原始性,即不透明和私有化。我们的RH NOrec的GCC实施很有希望,因为在我们今天可以测试的并发级别上,它显示了相对于所有以前的方法而言更高的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号