首页> 外文期刊>Computer architecture news >Aladdin: A Pre-RTL, Power-Performance Accelerator Simulator Enabling Large Design Space Exploration of Customized Architectures
【24h】

Aladdin: A Pre-RTL, Power-Performance Accelerator Simulator Enabling Large Design Space Exploration of Customized Architectures

机译:阿拉丁:RTL之前的功率性能加速器模拟器,可对定制体系结构进行大型设计空间探索

获取原文
获取原文并翻译 | 示例

摘要

Hardware specialization, in the form of accelerators that provide custom datapath and control for specific algorithms and applications, promises impressive performance and energy advantages compared to traditional architectures. Current research in accelerator analysis relies on RTL-based synthesis flows to produce accurate timing, power, and area estimates. Such techniques not only require significant effort and expertise but are also slow and tedious to use, making large design space exploration infeasible. To overcome this problem, we present Aladdin, a pre-RTL, power-performance accelerator modeling framework and demonstrate its application to system-on-chip (SoC) simulation. Aladdin estimates performance, power, and area of accelerators within 0.9%, 4.9%, and 6.6% with respect to RTL implementations. Integrated with architecture-level core and memory hierarchy simulators, Aladdin provides researchers an approach to model the power and performance of accelerators in an SoC environment.
机译:与传统架构相比,以加速器的形式提供的硬件专业化可为特定算法和应用程序提供自定义数据路径和控制,从而保证了令人印象深刻的性能和能源优势。当前在加速器分析中的研究依赖于基于RTL的合成流程来产生准确的时序,功率和面积估计。这样的技术不仅需要大量的努力和专业知识,而且使用起来又缓慢又乏味,从而使大型设计空间的探索变得不可行。为了克服这个问题,我们提出了Aladdin,一种RTL之前的功率性能加速器建模框架,并演示了其在片上系统(SoC)仿真中的应用。阿拉丁估计,与RTL实施相比,加速器的性能,功率和面积在0.9%,4.9%和6.6%之内。 Aladdin与体系结构级内核和内存层次结构仿真器集成在一起,为研究人员提供了一种在SoC环境中对加速器的功能和性能进行建模的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号