首页> 外文会议>ACM/IEEE International Symposium on Computer Architecture >Aladdin: A Pre-RTL, Power-Performance Accelerator Simulator Enabling Large Design Space Exploration of Customized Architectures
【24h】

Aladdin: A Pre-RTL, Power-Performance Accelerator Simulator Enabling Large Design Space Exploration of Customized Architectures

机译:Aladdin:RTL,功率性能加速器模拟器,可实现定制架构的大型设计空间探索

获取原文

摘要

Hardware specialization, in the form of accelerators that provide custom datapath and control for specific algorithms and applications, promises impressive performance and energy advantages compared to traditional architectures. Current research in accelerator analysis relies on RTL-based synthesis flows to produce accurate timing, power, and area estimates. Such techniques not only require significant effort and expertise but are also slow and tedious to use, making large design space exploration infeasible. To overcome this problem, we present Aladdin, a pre-RTL, power-performance accelerator modeling framework and demonstrate its application to system-on-chip (SoC) simulation. Aladdin estimates performance, power, and area of accelerators within 0.9%, 4.9%, and 6.6% with respect to RTL implementations. Integrated with architecture-level core and memory hierarchy simulators, Aladdin provides researchers an approach to model the power and performance of accelerators in an SoC environment.
机译:与传统架构相比,硬件专业化为提供定制数据路径和控制的加速器和控制,可承诺令人印象深刻的性能和能源优势。加速器分析的当前研究依赖于基于RTL的合成流动,以产生精确的计时,功率和面积估计。这种技术不仅需要大量的努力和专业知识,而且使用的速度和繁琐,使得大型设计空间探索不可行。为了克服这个问题,我们提出了Aladdin,RTL预先动力性能加速器建模框架,并展示其在片上系统(SOC)模拟中的应用。阿拉丁估计促进剂的绩效,电力和面积在0.9%,4.9%和6.6%以内的RTL实施。与架构级核心和内存层次模拟器集成,Aladdin为研究人员提供了一种模拟SoC环境中加速器的功率和性能的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号