首页> 外文期刊>Components, Packaging and Manufacturing Technology, IEEE Transactions on >Signal Integrity-Aware Virtual Prototyping of Field Bus-Based Embedded Systems
【24h】

Signal Integrity-Aware Virtual Prototyping of Field Bus-Based Embedded Systems

机译:基于现场总线的嵌入式系统的信号完整性感知虚拟原型

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we introduce a modeling methodology for field bus-based embedded systems that allows dynamic evaluation of their signal integrity characteristics at the virtual prototyping step. Our methodology is based on the following criteria: 1) a signal integrity-aware I/O interface mixed model; 2) a physical model of transmission lines to estimate signal degradation caused by the bus lines; and 3) an ICEM model to estimate the impact of a chip's internal activity on its power voltage or its I/O. Through simulations and experimental validations, we show that our methodology allows functional validation of the design and can also evaluate some low-level effects such as the influence of an embedded software instruction on the voltage drops in the power rails.
机译:在本文中,我们介绍了一种基于现场总线的嵌入式系统的建模方法,该方法可在虚拟原型步骤中动态评估其信号完整性特征。我们的方法基于以下标准:1)信号完整性感知I / O接口混合模型; 2)传输线的物理模型,用于估计由总线引起的信号衰减; 3)ICEM模型,用于估计芯片内部活动对其电源电压或I / O的影响。通过仿真和实验验证,我们证明了我们的方法可以对设计进行功能验证,并且还可以评估一些底层影响,例如嵌入式软件指令对电源轨中压降的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号