首页> 外文期刊>Circuits and systems >Study on Test Compaction in High-Level Automatic Test Pattern Generation (ATPG) Platform
【24h】

Study on Test Compaction in High-Level Automatic Test Pattern Generation (ATPG) Platform

机译:高级自动测试模式生成(ATPG)平台中的测试压缩研究

获取原文
获取原文并翻译 | 示例
           

摘要

Advancements in semiconductor technology are making gate-level test generation more challenging. This is because a large amount of detailed structural information must be processed in the search process of automatic test pattern generation (ATPG). In addition, ATPG needs to deal with new defects caused by process variation when IC is shrinking. To reduce the computation effort of ATPG, test generation could be started earlier at higher abstraction level, which is in line with top-down design methodology that has become more popular nowadays. In this research, we employ Chen's high-level fault model in the high-level ATPG. Besides shorter ATPG time as shown in many previous works, our study showed that high-level ATPG also contributes to test compaction. This is because most of the high-level faults correlate with the gate-level collapsed faults especially at input/output of the modules in a circuit. The high-level ATPG prototype used in our work is mainly composed by constraint-driven test generation engine and fault simulation engine. Experimental result showed that more reduced/compact test set can be generated from the high-level ATPG.
机译:半导体技术的进步使门级测试的产生更具挑战性。这是因为在自动测试图案生成(ATPG)的搜索过程中必须处理大量详细的结构信息。此外,ATP缩小时,ATPG还需要处理由于工艺变化而引起的新缺陷。为了减少ATPG的计算工作,可以在更高的抽象级别更早地开始测试生成,这与当今越来越流行的自上而下的设计方法一致。在这项研究中,我们在高级ATPG中采用Chen的高级故障模型。除了先前的许多作品中所示的更短的ATPG时间之外,我们的研究还表明,高水平的ATPG也有助于测试压实。这是因为大多数高级故障与门级崩溃故障相关,尤其是在电路模块的输入/输出端。我们工作中使用的高级ATPG原型主要由约束驱动的测试生成引擎和故障仿真引擎组成。实验结果表明,高级ATPG可以生成更多减少/紧凑的测试集。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号