首页> 外文期刊>Circuits, systems, and signal processing >Miller Compensation: Optimal Design for Operational Amplifiers with a Required Settling Time
【24h】

Miller Compensation: Optimal Design for Operational Amplifiers with a Required Settling Time

机译:Miller补偿:具有所需建立时间的运算放大器的优化设计

获取原文
获取原文并翻译 | 示例

摘要

Optimizing the settling response of an operational amplifier can be a serious design issue in today's low-power CMOS technologies. Several design challenges emerge when improving the linear and nonlinear responses of an amplifier. In this paper, we developed a settling model for use in design and optimization of two-stage Miller-compensated amplifiers. Using this model, the closed-form relations between settling time/settling error, gain-bandwidth product, noise, power and stability have been obtained. These relations are employed to form a settling-based design routine for Miller-compensated amplifiers. Simulation results in 0.18-μm CMOS validate the effectiveness of the proposed routine. In a design prototype, it predicts the settling time with an error less than 3 %. In another design example, the relationship between settling time and gain-bandwidth has been evaluated with an accuracy higher than 95 %. The proposed design routine is used to implement a 40 MS/s sample-and-hold amplifier. It achieves a settling time and signal-to-noise-plus-distortion ratio equal to 12.5 ns and 82 dB, respectively.
机译:在当今的低功耗CMOS技术中,优化运算放大器的建立响应可能是一个严重的设计问题。在改善放大器的线性和非线性响应时会出现一些设计挑战。在本文中,我们开发了一种沉降模型,用于设计和优化两级米勒补偿放大器。使用该模型,获得了建立时间/建立误差,增益带宽积,噪声,功率和稳定性之间的闭合形式关系。这些关系用于形成米勒补偿放大器的基于稳定的设计程序。 0.18-μmCMOS的仿真结果验证了所提出程序的有效性。在设计原型中,它可以预测建立时间,误差小于3%。在另一个设计示例中,建立时间与增益带宽之间的关系已经以高于95%的精度进行了评估。拟议的设计程序用于实现40 MS / s的采样保持放大器。它的建立时间和信噪比与失真比分别等于12.5 ns和82 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号