首页> 外文期刊>Circuits, systems, and signal processing >Towards an FPGA-Based HEVC Encoder: A Low-Complexity Rate Distortion Scheme for AMVP
【24h】

Towards an FPGA-Based HEVC Encoder: A Low-Complexity Rate Distortion Scheme for AMVP

机译:迈向基于FPGA的HEVC编码器:AMVP的低复杂度失真方案

获取原文
获取原文并翻译 | 示例
       

摘要

Advanced motion vector prediction (AMVP) is a new technique adopted in the latest high efficiency video coding (HEVC) standard. AMVP block predicts an initial motion vector of the current block from a given set of candidates by means of rate distortion (RD) optimization process. Due to the large number of different-sized blocks, simplification of RD optimization process in AMVP block is highly appreciated. Therefore, we present a new RD optimization technique for AMVP block in HEVC encoder. The proposed RD calculation approach finds the best AMVP candidate by processing less number of feature pixels per every block. Experimental results show notable speedup in terms of AMVP processing time with tolerable quality degradation (PSNR) and bitrate requirement. The proposed RD calculation technique reduces the RD computational complexity of the AMVP block by 87.5% as maximum (i.e. 1.7% of the whole encoder complexity). This improvement is accompanied with a modest average PSNR loss of 0.10 dB and an increase by 2.4% in terms of bitrate. On the other hand, we present an FPGA-based architecture for AMVP unit in HEVC encoder. The proposed architecture was prototyped, simulated and synthesized on Xilinx Virtex-7 XC7VX550T FPGA. At 188 MHz clock frequency, the proposed architecture processes 8 K (7680 4320) YCrCb resolution at 60 fps while utilizing less than 1% of the FPGA resources.
机译:高级运动矢量预测(AMVP)是最新的高效视频编码(HEVC)标准中采用的一项新技术。 AMVP块通过速率失真(RD)优化过程,从给定的一组候选对象中预测当前块的初始运动矢量。由于存在许多不同大小的块,因此高度赞赏AMVP块中RD优化过程的简化。因此,我们提出了一种用于HEVC编码器中AMVP块的新RD优化技术。所提出的RD计算方法通过在每个块中处理较少数量的特征像素来找到最佳的AMVP候选者。实验结果表明,在AMVP处理时间方面,具有可忍受的质量下降(PSNR)和比特率要求的显着提速。所提出的RD计算技术最大可将AMVP块的RD计算复杂度降低87.5%(即,占整个编码器复杂度的1.7%)。这种改进伴随着0.10 dB的适度平均PSNR损耗以及就比特率而言增加了2.4%。另一方面,我们提出了HEVC编码器中AMVP单元的基于FPGA的架构。该架构在Xilinx Virtex-7 XC7VX550T FPGA上进行了原型,仿真和综合。在188 MHz时钟频率下,所提出的架构以60 fps的速度处理8 K(7680 4320)YCrCb分辨率,同时利用了不到1%的FPGA资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号