首页> 外文期刊>Circuits, systems, and signal processing >LTE Turbo Decoding Parallel Architecture with Single Interleaver Implemented on FPGA
【24h】

LTE Turbo Decoding Parallel Architecture with Single Interleaver Implemented on FPGA

机译:在FPGA上实现具有单个交织器的LTE Turbo解码并行架构

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the implementation on field programmable gate array (FPGA) of a turbo decoder for 3GPP Long-Term Evolution standard. Considering the high data rates required by this standard, parallel decoding architecture is used. The parallel decoding latency is reduced N times compared with the serial decoding latency, N being the parallelization factor, usually a power of 2. The decoding performances are similar for both serial and parallel schemes, when very low decoding latency is added to this theoretical parallel latency value. Taking advantage of the quadratic permutation polynomial interleaver properties, and considering some specific FPGA block memory characteristics, a novel simplified parallel decoding scheme is proposed, including only one interleaver, independently of the N value. Moreover, for the single interleaver, we propose a solution that exploits key arithmetic properties of the corresponding equation to perform the address computation in a recursive manner. The proposed method replaces divisions and multiplications by comparisons and subtractions. In addition, an even-odd merge sorting network provides correct data to all N decoding units.
机译:本文介绍了针对3GPP长期演进标准的Turbo解码器在现场可编程门阵列(FPGA)上的实现。考虑到该标准要求的高数据速率,使用了并行解码架构。与串行解码等待时间相比,并行解码等待时间减少了N倍,N是并行化因子,通常为2的幂。当在理论上增加非常低的解码等待时间时,串行和并行方案的解码性能相似延迟值。利用二次置换多项式交织器的特性,并考虑到某些特定的FPGA块存储特性,提出了一种新颖的简化并行解码方案,该方案仅包括一个交织器,与N值无关。此外,对于单个交织器,我们提出了一种解决方案,该解决方案利用相应方程式的关键算术属性以递归方式执行地址计算。所提出的方法通过比较和减法来代替除法和乘法。另外,奇偶合并分类网络向所有N个解码单元提供正确的数据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号