...
首页> 外文期刊>Circuits, systems, and signal processing >Compact and Broadband Variable True-Time Delay Line with DLL-Based Delay-Time Control
【24h】

Compact and Broadband Variable True-Time Delay Line with DLL-Based Delay-Time Control

机译:具有基于DLL的延迟时间控制的紧凑型宽带可变实时延迟线

获取原文
获取原文并翻译 | 示例
           

摘要

This study presents the design and implementation of a compact and wideband active variable true-time delay line for timed array applications. Using a combination of coarse delay cells and fine delay cells, the proposed delay line achieves a large delay range and a high delay tuning resolution. Instead of LC delay lines or transmission lines, the delay can be approximated by compact active filters using transconductors and capacitors. The coarse delay cell adopts inductive peaking to broaden the bandwidth, and the fine delay cell employs a novel differential active inductor to improve the delay resolution and integration level. The group delays of the coarse delay cells and fine delay cells are analyzed and optimized. The signal transmission path is controlled by path-selection amplifiers and V-I conversion switches to achieve delay variability. The delay time is calibrated by the delay-locked loop (DLL) to mitigate the process, voltage and temperature variations. The complementary metal-oxide-semiconductor (CMOS) variable true-time delay line is fabricated in a 0.18- CMOS process. Experiments indicate that the maximal relative delay is 95 ps and that the delay resolution is 5 ps within a 10% delay variation over a frequency range of 0.6-4.2 GHz. The chip dissipates 88 mW under a 1.8-V supply, and the core area including the DLL circuit is only 0.05 .
机译:这项研究提出了紧凑和宽带有源可变实时延迟线的定时阵列应用的设计和实现。结合使用粗延迟单元和细延迟单元,所提出的延迟线可实现大延迟范围和高延迟调整分辨率。代替LC延迟线或传输线,可以通过使用跨导和电容器的紧凑型有源滤波器来近似延迟。粗延迟单元采用电感性峰值以拓宽带宽,而细延迟单元采用新型差分有源电感器来提高延迟分辨率和集成度。对粗延迟单元和细延迟单元的群时延进行了分析和优化。信号传输路径由路径选择放大器和V-I转换开关控制,以实现延迟可变性。延迟时间由延迟锁定环(DLL)校准,以减轻过程,电压和温度变化。互补金属氧化物半导体(CMOS)可变实时延迟线是在0.18-CMOS工艺中制造的。实验表明,在0.6-4.2 GHz的频率范围内,在10%的延迟变化范围内,最大相对延迟为95 ps,延迟分辨率为5 ps。在1.8V电源下,芯片的功耗为8​​8mW,包括DLL电路在内的核心面积仅为0.05。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号