首页> 外文期刊>Circuits, systems, and signal processing >A High-Speed VLSI Architecture for Motion Estimation Using Modified Adaptive Rood Pattern Search Algorithm
【24h】

A High-Speed VLSI Architecture for Motion Estimation Using Modified Adaptive Rood Pattern Search Algorithm

机译:改进的自适应Rood模式搜索算法的运动估计高速VLSI架构

获取原文
获取原文并翻译 | 示例
       

摘要

The paper presents an efficient VLSI architecture for fast Motion Estimation in video codec using modified Adaptive Rood Pattern Search Algorithm. The proposed architecture uses an interleaved memory arrangement and an early check technique to compute the Sum of Absolute Differences. The proposed design can process High Definition (1080p) video frames in real time while optimizing the hardware area. The architecture has been implemented in verilog HDL and mapped to 45 nm FPGA. It uses only 6.8K gates for the implementation of the datapath and the controller. It achieves a maximum frequency of 120 MHz. However, working at 100 MHz, it is able to process 60 HD frames per second while consuming 39 mW of power. The proposed architecture achieves premium speed with an optimum power and area requirements and can be suitably incorporated in light-weight video-intensive devices like smart-phones, tablet computers.
机译:本文提出了一种有效的VLSI架构,用于使用改进的自适应Rood Pattern搜索算法的视频编解码器中的快速运动估计。所提出的体系结构使用交错存储器安排和早期检查技术来计算绝对差之和。所提出的设计可以实时处理高清(1080p)视频帧,同时优化硬件区域。该架构已在verilog HDL中实现,并映射到45 nm FPGA。它仅使用6.8K门来实现数据路径和控制器。它可以达到120 MHz的最大频率。但是,以100 MHz工作时,它每秒可以处理60个高清帧,同时消耗39 mW的功率。所提出的体系结构以最佳的功率和面积要求实现了极高的速度,并且可以适当地合并到诸如智能电话,平板电脑之类的轻型视频密集型设备中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号