首页> 外文期刊>Circuits, systems, and signal processing >500 MHz 90 nm CMOS 2 × VDD Digital Output Buffer Immunity to Process and Voltage Variations
【24h】

500 MHz 90 nm CMOS 2 × VDD Digital Output Buffer Immunity to Process and Voltage Variations

机译:500 MHz 90 nm CMOS 2×VDD数字输出缓冲器不受工艺和电压变化的影响

获取原文
获取原文并翻译 | 示例

摘要

A 2xVDD output buffer in conjunction with a process and voltage (PV) compensation technique is proposed to keep the slew rate (SR) within predefined ranges regardless of PV variations. Temperature variation is not considered as it is found to be relatively less correlated with SR variation for a 90 nm CMOS process or better. All bias voltages in PV variation detectors are generated from bandgap circuits such that variations have been guaranteed by simulation to be less than 4.10%. The proposed design is realized on silicon using a 90 nm CMOS process, where the core area is 0.052 x 0.388 mm2. The data rate is 650/500 MHz given a 1.0/2.0 V supply voltage with a 20 pF load, respectively, by physical measurements. The SR improvement is 30.7 and 31.4% for 1xVDD and 2xVDD, respectively, when the proposed PV compensation design is activated.
机译:提出了一个2xVDD输出缓冲器,结合工艺和电压(PV)补偿技术,以将压摆率(SR)保持在预定范围内,而与PV变化无关。未发现温度变化,因为对于90 nm CMOS工艺,温度变化与SR变化的相关性相对较低,甚至更好。 PV变化检测器中的所有偏置电压都是由带隙电路产生的,因此通过仿真保证了变化小于4.10%。所提出的设计是使用90 nm CMOS工艺在硅上实现的,其核心面积为0.052 x 0.388 mm2。通过物理测量,在电源电压为1.0 / 2.0 V,负载为20 pF的情况下,数据速率为650/500 MHz。激活建议的PV补偿设计后,对于1xVDD和2xVDD,SR改善分别为30.7%和31.4%。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号