首页> 外文期刊>Circuits, Devices & Systems, IET >Discrete wavelet transform realisation using run-time reconfiguration of field programmable gate array (FPGA)s
【24h】

Discrete wavelet transform realisation using run-time reconfiguration of field programmable gate array (FPGA)s

机译:使用现场可编程门阵列(FPGA)的运行时重配置实现离散小波变换

获取原文
获取原文并翻译 | 示例

摘要

Designing a universal embedded hardware architecture for discrete wavelet transform is a challenging problem because of the diversity among wavelet kernel filters. In this work, the authors present three different hardware architectures for implementing multiple wavelet kernels. The first scheme utilises fixed, parallel hardware for all the required wavelet kernels, whereas the second scheme employs a processing element (PE)-based datapath that can be configured for multiple wavelet filters during run-time. The third scheme makes use of partial run-time configuration of FPGA units for dynamically programming any desired wavelet filter. As a case study, the authors present FPGA synthesis results for simultaneous implementation of six different wavelets for the proposed methods. Performance analysis and comparison of area, timing and power results are presented for the Virtex-II Pro FPGA implementations.
机译:由于小波核滤波器之间的多样性,设计用于离散小波变换的通用嵌入式硬件体系结构是一个具有挑战性的问题。在这项工作中,作者提出了用于实现多个小波内核的三种不同的硬件体系结构。第一种方案对所有必需的小波内核使用固定的并行硬件,而第二种方案则使用基于处理元素(PE)的数据路径,该数据路径可在运行时配置为多个小波滤波器。第三种方案利用FPGA单元的部分运行时配置对任何所需的小波滤波器进行动态编程。作为案例研究,作者提出了FPGA综合结果,用于同时实现所提出方法的六个不同小波。针对Virtex-II Pro FPGA的实现进行了性能分析以及面积,时序和功耗结果的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号