首页> 外文期刊>Circuits, Devices & Systems, IET >Full-custom hardware implementation of point multiplication on binary Edwards curves for application-specific integrated circuit elliptic curve cryptosystem applications
【24h】

Full-custom hardware implementation of point multiplication on binary Edwards curves for application-specific integrated circuit elliptic curve cryptosystem applications

机译:针对专用集成电路椭圆曲线密码系统应用的二进制Edwards曲线上点乘法的全定制硬件实现

获取原文
获取原文并翻译 | 示例

摘要

This study presents an efficient and high-speed very large-scale integration implementation of point multiplication on binary Edwards curves over binary finite field GF(2m) with Gaussian normal basis representation. The proposed implementation is a low-cost structure constructed by one digit-serial multiplier. In the proposed scheduling of point multiplication, the field multiplier is busy during point addition and point doubling computations. In the field multiplier structure, by using the logical effort technique the delay is optimally decreased and the drive ability of the circuit in the point multiplication architecture is increased. Also, to reduce area and number of transistors of the point multiplication circuit, all components are selected based on low-cost structures. The design is implemented in 0.18 μm CMOS technology over binary finite field GF(2233). The results confirm the validity of the proposed structure and its high performance in terms of delay and area cost.
机译:这项研究提出了在具有高斯正态基础表示的二进制有限域GF(2 m )上对二进制Edwards曲线上的点乘法进行高效且高速的大规模积分实现。所提出的实现是一种由一个数字串行乘法器构成的低成本结构。在提出的点乘法调度中,场乘法器在点加法和点加倍计算期间很忙。在场乘法器结构中,通过使用逻辑努力技术,可以最佳地减少延迟,并提高点乘法架构中电路的驱动能力。而且,为了减小点乘法电路的晶体管的面积和数量,基于低成本结构选择所有组件。该设计在二进制有限域GF(2 233 )上以0.18μmCMOS技术实现。结果证实了所提出结构的有效性及其在延迟和面积成本方面的高性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号