首页> 外文期刊>Circuits, Devices & Systems, IET >Integer-N charge pump phase locked loop for 2.4 GHz application with a novel design of phase frequency detector
【24h】

Integer-N charge pump phase locked loop for 2.4 GHz application with a novel design of phase frequency detector

机译:具有2.4GHz GHz应用的Integer-N电荷泵锁相环,采用新颖的鉴频设计

获取原文
获取原文并翻译 | 示例

摘要

In this article, a novel design is presented, for an Integer-N charge pump phase locked loop (PLL). The design is with a resetless phase frequency detector, and with the differential design of charge pump. The voltage-controlled oscillator is of current starved type. The proposed PLL is not having any blind zone and is having near-zero dead zone. When compared to the conventional design, the current mismatch in the charge pump is reduced by 3.21%, and the lock time of the PLL is reduced by 79%. The PLL is intended for 2.4 GHz application, and the obtained lock time is 1.7 mu s. The implementation is done with the three-stage ring oscillator, with divider of modulus as 24, in 180 nm TSMC technology. At 1.8 V supply voltage, the circuit consumes 9.72 mW of power.
机译:在本文中,提出了一种针对Integer-N电荷泵锁相环(PLL)的新颖设计。该设计带有不可复位的相位频率检测器以及电荷泵的差分设计。压控振荡器为电流不足型。所提出的PLL没有任何盲区,并且具有接近零的死区。与传统设计相比,电荷泵中的电流失配减少了3.21%,PLL的锁定时间减少了79%。 PLL适用于2.4 GHz应用,并且获得的锁定时间为1.7μs。该实现是在180 nm TSMC技术中使用三阶环形振荡器完成的,模数分频器为24。在1.8 V电源电压下,电路消耗9.72 mW的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号