首页> 外文期刊>Circuits, Devices & Systems, IET >Low supply voltage and multiphase all-digital crystal-less clock generator
【24h】

Low supply voltage and multiphase all-digital crystal-less clock generator

机译:低电源电压和多相全数字无晶体时钟发生器

获取原文
获取原文并翻译 | 示例

摘要

A multiphase all-digital crystal-less clock generator (CLCG) with an interpolating digital controlled oscillator (DCO) that achieves an operating frequency of 500 MHz with 10-phase outputs is proposed. The CLCG adopts a specific temperature coefficient of a time-to-digital convertor (TDC) to create a positive or negative temperature coefficient and compensates for the DCO frequency drift. A time amplifier (TA) can extend the timing resolution of the TDC and reduce the effects of process variations in order to tune the TA gains. The frequency compensator adopts the frequency difference between the ring oscillator and DCO to reduce the frequency drift. The frequency accuracy is 69 ppm/°C from - 20 to 80°C. The root mean square jitter and output phase noise are 3.86 ps and - 100.36 dBc/Hz at 1 MHz, respectively. The core area of the test chip is 350 × 420 μm2in a 65-nm CMOS process. At a supply voltage of 0.6 V, the power consumption is 1.8 mW for the 5 Gb/s clocking system.
机译:提出了一种具有内插式数字振荡器(DCO)的多相全数字无晶体时钟发生器(CLCG),该器件可在10相输出下实现500 MHz的工作频率。 CLCG采用时间数字转换器(TDC)的特定温度系数来创建正或负温度系数,并补偿DCO频率漂移。时间放大器(TA)可以扩展TDC的时序分辨率,并减少过程变化的影响,以便调整TA增益。频率补偿器采用环形振荡器和DCO之间的频率差来减少频率漂移。从-20到80°C,频率精度为69 ppm /°C。均方根抖动和输出相位噪声在1 MHz时分别为3.86 ps和-100.36 dBc / Hz。测试芯片的核心面积为350×420μm n 2 n采用65纳米CMOS工艺。在0.6 V的电源电压下,5 Gb / s时钟系统的功耗为1.8 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号