...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Parallelization methodology for video coding-an implementation on the TMS320C80
【24h】

Parallelization methodology for video coding-an implementation on the TMS320C80

机译:视频编码的并行化方法-在TMS320C80上的实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a parallelization methodology for video coding based on the philosophy of hiding as much communications by computation as possible. It models the task/data size, processor cache capacity, and communication contention, through a systematic decomposition and scheduling approach. With the aid of Petri-nets and task graphs for representation and analysis, it employs a triple buffering scheme to enable the functions of frame capture, management, and coding to be performed in parallel. The theoretical speedup analysis indicates that this method offers excellent communication hiding, resulting in system efficiency well above 90%. To prove its practicality, a H.261 video encoder has been implemented on a TMS320C80 system using the method. Its performance was measured, from which the speedup and efficiency figures were calculated. The only difference detected between the theoretical and measured data is the program control overhead that has not been accounted for in the theoretical model. Even with this, the measured speedup of the H.261 is 3.67 and 3.76 on four parallel processors (PPs) for QCIF and 352/spl times/240 video, respectively, which correspond to a frame rate of 30.7 and 9.25 frames per second, and system efficiency of 91.8% and 94%, respectively. This method is particularly efficient for platforms with a small number of parallel processors.
机译:本文提出了一种视频编码并行化方法,该方法基于通过计算隐藏尽可能多的通信的哲学。它通过系统的分解和调度方法对任务/数据大小,处理器缓存容量和通信争用进行建模。借助Petri网和任务图进行表示和分析,它采用三重缓冲方案来使帧捕获,管理和编码功能能够并行执行。理论上的加速分析表明,该方法可提供出色的通信隐藏性,从而使系统效率远高于90%。为了证明其实用性,已使用该方法在TMS320C80系统上实现了H.261视频编码器。测量其性能,由此计算出加速和效率数据。在理论数据和测量数据之间检测到的唯一差异是理论模型中未考虑的程序控制开销。即便如此,在四个并行处理器(PP)上,对于QCIF和352 / spl times / 240视频,H.261的测量加速分别为3.67和3.76,这分别对应于每秒30.7和9.25帧的帧速率,系统效率分别为91.8%和94%。对于具有少量并行处理器的平台,此方法特别有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号