首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A High-Definition H.264/AVC Intra-Frame Codec IP for Digital Video and Still Camera Applications
【24h】

A High-Definition H.264/AVC Intra-Frame Codec IP for Digital Video and Still Camera Applications

机译:用于数字视频和静态相机应用的高清H.264 / AVC帧内编解码器IP

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a real-time high-definition 720p@30fps H.264/MPEG-4 AVC intra-frame codec IP suitable for digital video and digital still camera applications. The whole design is optimized in both the algorithm and architecture levels. In the algorithm level, we propose to remove the area-costly plane mode, and enhance the cost function to reduce hardware cost and to increase the processing speed while provide nearly the same quality. In the architecture design, in additional to the fast module implementation the process is arranged in the macroblock-level pipelining style together with three careful scheduling techniques to avoid the idle cycles and improve the data throughput. The whole codec design only needs 103 K gate count for a core size of 1.28$times hbox 1.28 mm^2$and achieves real-time encoding and decoding at 117 and 25.5 MHz, respectively, when implemented by 0.18-$muhbox m$CMOS technology.
机译:本文提出了适用于数字视频和数字静态照相机应用的实时高清720p @ 30fps H.264 / MPEG-4 AVC帧内编解码器IP。整个设计在算法和体系结构级别上都得到了优化。在算法级别,我们建议删除面积成本高的平面模式,并增强成本函数以降低硬件成本并提高处理速度,同时提供几乎相同的质量。在体系结构设计中,除快速模块实现外,该过程还以宏块级流水线形式与三种精心安排的调度技术一起安排,以避免空闲周期并提高数据吞吐量。整个编解码器设计只需要103 K的门数,其核心大小为1.28 $乘以hbox 1.28 mm ^ 2 $,并通过0.18- $ muhbox m $ CMOS实现时,分别在117和25.5 MHz上实现实时编码和解码技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号