首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >A jitter suppression technique for a 2.48832-Gb/s clock and datarecovery circuit
【24h】

A jitter suppression technique for a 2.48832-Gb/s clock and datarecovery circuit

机译:2.48832-Gb / s时钟和数据恢复电路的抖动抑制技术

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a jitter suppression technique for a 2.48832-Gb/s clock and data recovery (CDR) circuit that uses a phase-locked loop (PLL). This technique decreases the jitter generation and improves the jitter transfer function. Jitter generation is suppressed by boosting the loop gain in the PLL. A suitable jitter transfer function and jitter tolerance is achieved by using a low-center-frequency (fc) surface acoustic wave (SAW) filter. The fabricated circuit has low jitter generation [about 2.4 mUI rms (below 1 ps rms)] and a low cutoff frequency of the jitter transfer function (about 500 kHz) as a result of using a SAW filter with a fc of 622.08 MHz. The jitter generations are within 5 mUI rms (2 ps rms) for the temperature range of 0 to 90°. The circuit exceeds the jitter tolerance specifications in the International Telecommunication Union (ITU-T) recommendation G.958 by more than 30%
机译:本文介绍了使用锁相环(PLL)的2.48832-Gb / s时钟和数据恢复(CDR)电路的抖动抑制技术。该技术减少了抖动的产生并改善了抖动传递函数。通过提高PLL中的环路增益,可以抑制抖动的产生。通过使用低中心频率(fc)声表面波(SAW)滤波器,可以获得合适的抖动传递函数和抖动容限。由于使用fc为622.08 MHz的SAW滤波器,所制造的电路具有较低的抖动生成[约2.4 mUI rms(低于1 ps rms)和较低的抖动传递函数截止频率(约500 kHz)。在0至90°的温度范围内,抖动产生在5 mUI rms(2 ps rms)之内。该电路超出国际电信联盟(ITU-T)建议G.958中的抖动容限规格超过30%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号