首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >CMOS Multistage Preamplifier Design for High-Speed and High-Resolution Comparators
【24h】

CMOS Multistage Preamplifier Design for High-Speed and High-Resolution Comparators

机译:适用于高速和高分辨率比较器的CMOS多级前置放大器设计

获取原文
获取原文并翻译 | 示例

摘要

This brief describes a design technique for multistage preamplifiers of the type commonly used in high-performance comparators. Following the examination of multistage preamplifier responses in both the spectral and time domains, and a consideration 1/f noise attenuation in topologies employing offset storage capacitors, a procedure for optimizing both the number of stages and the offset storage capacitance is presented. As a demonstration vehicle, a comparator with a 13-Msample/s conversion rate and 200-muV minimum input resolution is designed for realization in a 0.4-mum CMOS technology under the constraint of a power dissipation of 250 muW when operating from a 2.5-V supply. In this design, the effective input signal is 33 muV for the minimum input resolution of 200 muV due to signal corruption from circuit noise and residual error from incomplete settling
机译:本简介描述了高性能比较器中常用的多级前置放大器的设计技术。在考察了频谱和时域中的多级前置放大器响应,并考虑了采用偏置存储电容器的拓扑中的1 / f噪声衰减之后,提出了一种优化级数和偏置存储电容的程序。作为演示工具,设计了一种具有13Msample / s的转换速率和200μV最小输入分辨率的比较器,以在0.4μmCMOS技术中实现,而在2.5μm的工作电压下功耗为250μW。 V电源。在此设计中,由于电路噪声引起的信号损坏和不完全稳定产生的残留误差,对于200μV的最小输入分辨率,有效输入信号为33μV。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号