首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Block-Interlaced LDPC Decoders With Reduced Interconnect Complexity
【24h】

Block-Interlaced LDPC Decoders With Reduced Interconnect Complexity

机译:降低互连复杂度的块交错LDPC解码器

获取原文
获取原文并翻译 | 示例

摘要

Two design techniques are proposed for high-throughput low-density parity-check (LDPC) decoders. A broadcasting technique mitigates routing congestion by reducing the total global wirelength. An interlacing technique increases the decoder throughput by processing two consecutive frames simultaneously. The brief discusses how these techniques can be used for both fully parallel and partially parallel LDPC decoders. For fully parallel decoders with code lengths in the range of a few thousand bits, the half-broadcasting technique reduces the total global wirelength by about 26% without any hardware overhead. The block interlacing scheme is applied to the design of two fully parallel decoders, increasing the throughput by 60% and 71% at the cost of 5.5% and 9.5% gate count overhead, respectively.
机译:针对高吞吐量低密度奇偶校验(LDPC)解码器,提出了两种设计技术。广播技术通过减少总的全局线长来缓解路由拥塞。隔行扫描技术通过同时处理两个连续的帧来提高解码器的吞吐量。简要讨论了如何将这些技术用于完全并行和部分并行的LDPC解码器。对于代码长度在几千位范围内的完全并行解码器,半广播技术将总全局线长减少了约26%,而没有任何硬件开销。块隔行扫描方案应用于两个完全并行解码器的设计,分别以5.5%和9.5%的门计数开销为代价,将吞吐量提高了60%和71%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号